

# Industrial 25G CPRI/eCPRI SFP28 LR 1310nm 10km Optical Transceiver Module

#### **Features**

- Hot-pluggable SFP28 form factor
- Full-duplex transceiver module
- 1310nm DFB laser and PIN photo-detector
- Internal CDR on both transmitter and receiver channels
- Compliant with SFP28 MSA and IEEE 802.3by 25GBASE-LR
- Compliant with CPRI/eCPRI specifications
- Data rate up to 25.78125Gbps
- Reach up to 10km over SMF
- Power consumption < 1.5W</li>
- Dual LC receptacles
- Operating case temperature range from -40°C to +85°C
- 3.3V power supply voltage
- RoHS compliant (lead free)

## **Applications**

- 25GBASE-LR Ethernet
- CPRI Option 10

## **Description**

The FiberStamp 1310nm 10km Optical Transceiver Module is a single-Channel, Pluggable, Fiber-Optic SFP28 for 25 Gigabit Ethernet and CPRI Option 10 Applications. It is a high performance module for short-range data communication and interconnect applications which operate at 25.78125 Gbps up to 10km. This module is designed to operate over single mode fiber systems using a nominal wavelength of 1310nm. The electrical interface uses a 20 contact edge type connector. The optical interface uses duplex LC receptacle. This module incorporates FiberStamp proven circuit and technology to provide reliable long life, high performance, and consistent service.

#### **Block Diagram**









## **Absolute Maximum Ratings**

| Parameter           | Symbol | Min | Max | Unit |
|---------------------|--------|-----|-----|------|
| Supply Voltage      | Vcc    | 0   | 3.6 | V    |
| Storage Temperature | Ts     | -40 | +85 | °C   |
| Operating Humidity  | -      | 5   | 85  | %    |

# **Recommended Operating Conditions**

| Parameter                  |            | Symbol | Min  | Typical | Max  | Unit |
|----------------------------|------------|--------|------|---------|------|------|
| Operating Case Temperature | Industrial | Тс     | -40  |         | +85  | °C   |
| Power Supply Voltage       |            | Vcc    | 3.13 | 3.3     | 3.47 | V    |
| Power Supply Current       |            | lcc    |      |         | 363  | mA   |

## **Electrical Specifications**

| Parameter                              | Symbol | Min     | Typical | Max  | Unit  |
|----------------------------------------|--------|---------|---------|------|-------|
| Differential Input Impedance           | Zin    | 90      | 100     | 110  | ohm   |
| Differential Output Impedance          | Zout   | 90      | 100     | 110  | ohm   |
| Differential Input Voltage Amplitude I | ΔVin   | 300     |         | 1100 | mVp-p |
| Differential Output Voltage Amplitude2 | ΔVout  | 500     |         | 800  | mVp-p |
| Input Logic Level High                 | VIH    | 2.0     |         | Vcc  | ٧     |
| Input Logic Level Low                  | VIL    | 0       |         | 0.8  | ٧     |
| Output Logic Level High                | VOH    | Vcc-0.5 |         | Vcc  | ٧     |
| Output Logic Level Low                 | VOL    | 0       |         | 0.4  | ٧     |

# Notes:

- 1. Differential input voltage amplitude is measured between TxnP and TxnN.
- 2. Differential output voltage amplitude is measured between RxnP and RxnN.





## **Optical Characteristics**

| Parameter                         | Symbol                             | Min        | Typical | Max   | Unit | Notes |
|-----------------------------------|------------------------------------|------------|---------|-------|------|-------|
|                                   |                                    | Transmitte | r       |       |      |       |
| Data rate                         | BR                                 |            | 25.78   |       | Gbps |       |
| Centre Wavelength                 | λс                                 | 1295       | 1310    | 1325  | nm   |       |
| Spectral Width (-20dB)            | σ                                  |            |         | 1     | nm   |       |
| Side Mode Suppression Ratio       | SMSR                               | 30         |         |       | dB   |       |
| Average Output Power              | Pavg                               | -7         |         | 3     | dBm  |       |
| Optical Modulation Amptitude      | ОМА                                | -4         |         | 3     | dBm  |       |
| Extinction Ratio                  | ER                                 | 3          |         |       | dB   |       |
| Eye Mask Coordinates              | {0.31, 0.4, 0.45, 0.34, 0.38, 0.4} |            |         |       |      |       |
|                                   |                                    | Receiver   |         |       |      |       |
| Data rate                         | BR                                 |            | 25.78   |       | Gbps |       |
| Centre Wavelength                 | λс                                 | 1295       | 1310    | 1325  | nm   |       |
| Average Power at Receiver         |                                    |            |         | 3     | dBm  |       |
| Receive reflerence(max)           |                                    |            |         | -26   | dB   |       |
| Receiver Sensitivity (OMA)        | Psens                              | -          | -       | -12.0 | dBm  | 1     |
| Stessed receiver sensitivity(OMA) |                                    |            |         | -9.5  | dBm  | 2     |
| LOS De-Assert                     | LOSD                               |            |         | -12   | dBm  |       |
| LOS Assert                        | LOSA                               | -30        |         |       | dBm  |       |
| LOS Hysteresis                    |                                    | 0.5        |         |       | dB   |       |

# Notes:

- 1. For 25G-LR with FEC, receiver sensitivity is defined at 5E-5 BER level, not 10-12 BER level.
- 2. Measured with conformance test signal at TP3 for BER=5E-5.





### **Timing and Electrical**

| Parameter                                                                                     | Symbol                | Min. | Max. | Unit | Conditions                                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------------------------------------------------------------------|-----------------------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tx_Disable assert time                                                                        | t_off                 |      | 100  | μs   | Rising edge of Tx_Disable to fall of output signal<br>below 10% of nominal                                                                                                                                                                                                                                                                      |
| Tx_Disable negate time                                                                        | t_on                  |      | 2    | ms   | Falling edge of Tx_Disable to rise of output signal<br>above 90% of nominal. This only applies in normal<br>operation, not during start up or fault recovery.                                                                                                                                                                                   |
| Time to initialize 2-wire interface                                                           | t_2w_start_up         |      | 300  | ms   | From power on or hot plug after the supply meeting <u>Table 8</u> .                                                                                                                                                                                                                                                                             |
| Time to initialize                                                                            | t_start_up            |      | 300  | ms   | From power supplies meeting <u>Table 8</u> or hot plug<br>or Tx disable negated during power up, or<br>Tx_Fault recovery, until non-cooled power level I<br>part (or non-cooled power level II part already<br>enabled at power level II for Tx_Fault recovery) is<br>fully operational.                                                        |
| Time to initialize cooled module<br>and time to power up a cooled<br>module to Power Level II | t_start_up_cooled     |      | 90   | s    | From power supplies meeting <u>Table 8</u> or hot plug, or Tx disable negated during power up or Tx_Fault recovery, until cooled power level I part (or cooled power level II part during fault recovery) is fully operational. Also, from stop bit low-to-high SDA transition enabling Power Level II until cooled module is fully operational |
| Time to Power Up to Level II                                                                  | t_power_level2        |      | 300  | ms   | From stop bit low-to-high SDA transition enabling<br>power level II until non-cooled module is fully<br>operational                                                                                                                                                                                                                             |
| Time to Power Down from Level II                                                              | t_power_down          |      | 300  | ms   | From stop bit low-to-high SDA transition dis-<br>abling power level II until module is within power<br>level I requirements                                                                                                                                                                                                                     |
| Tx_Fault assert                                                                               | Tx_Fault_on           |      | 1    | ms   | From occurrence of fault to assertion of Tx_Fault                                                                                                                                                                                                                                                                                               |
| Tx_Fault assert for cooled module                                                             | Tx_Fault_on_cooled    |      | 50   | ms   | From occurrence of fault to assertion of Tx_Fault                                                                                                                                                                                                                                                                                               |
| Tx_Fault Reset                                                                                | t_reset               | 10   |      | μs   | Time Tx_Disable must be held high to reset Tx_Fault                                                                                                                                                                                                                                                                                             |
| RS0, RS1 rate select timing for FC                                                            | t_RS0_FC,<br>t_RS1_FC |      | 500  | μs   | From assertion till stable output                                                                                                                                                                                                                                                                                                               |
| RS0, RS1 rate select timing non FC                                                            | t_RS0, t_RS1          |      | 24   | ms   | From assertion till stable output                                                                                                                                                                                                                                                                                                               |
| Rx_LOS assert delay                                                                           | t_los_on              |      | 100  | μs   | From occurrence of loss of signal to assertion of Rx_LOS                                                                                                                                                                                                                                                                                        |
| Rx_LOS negate delay                                                                           | t_los_off             |      | 100  | μs   | From occurrence of presence of signal to negation of Rx_LOS                                                                                                                                                                                                                                                                                     |

## **Memory Organization**

The transceivers provide serial ID memory contents and diagnostic information about the present operating conditions by the 2-wire serial interface (SCL, SDA).

The memory map specific data field defines as following.





#### **Pin Definitions**





# **Pin Descriptions**

| PIN | Logic     | Symbol   | Name / Description                                      | Note |
|-----|-----------|----------|---------------------------------------------------------|------|
|     | Logic     | -        |                                                         |      |
| 1   |           | VeeT     | Module Transmitter Ground                               | 1    |
| 2   | LVTTL-O   | TX_Fault | Module Transmitter Fault                                | 2    |
| 3   | LVTTL-I   | TX_Dis   | Transmitter Disable; Turns off transmitter laser output |      |
| 4   | LVTTL-I/O | SDA      | 2-Wire Serial Interface Data Line                       | 2    |
| 5   | LVTTL-I   | SCL      | 2-Wire Serial Interface Clock                           | 2    |
| 6   |           | MOD_ABS  | Module Definition, Grounded in the module               |      |
| 7   | LVTTL-I   | RSO      | Receiver Rate Select                                    |      |
| 8   | LVTTL-O   | RX_LOS   | Receiver Loss of Signal Indication Active LOW           |      |
| 9   | LVTTL-I   | RS1      | Transmitter Rate Select (not used)                      |      |
| 10  |           | VeeR     | Module Receiver Ground                                  | 1    |
| 11  |           | VeeR     | Module Receiver Ground                                  | 1    |
| 12  | CML-O     | RD-      | Receiver Inverted Data Output                           |      |
| 13  | CML-O     | RD+      | Receiver Data Output                                    |      |
| 14  |           | VeeR     | Module Receiver Ground                                  | 1    |
| 15  |           | VccR     | Module Receiver 3.3 V Supply                            |      |
| 16  |           | VccT     | Module Receiver 3.3 V Supply                            |      |
| 17  |           | VeeT     | Module Transmitter Ground                               | 1    |
| 18  | CML-I     | TD+      | Transmitter Non-Inverted Data Input                     |      |
| 19  | CML-I     | TD-      | Transmitter Inverted Data Input                         |      |
| 20  |           | VeeT     | Module Transmitter Ground                               | 1    |





#### Notes:

- 1. Module ground pins GND are isolated from the module case.
- 2. Shall be pulled up with 4.7K-10Kohms to a voltage between 3.15V and 3.45V on the host board.

#### **Recommended Interface Circuit**





#### **Mechanical Dimensions**





### **Regulatory Compliance**

FiberStamp Industrial 25G CPRI/eCPRI SFP28 LR 1310nm 10km Optical Transceiver Module transceivers are Class 1 Laser Products. They are certified per the following standards:

| Feature                  | Standard                                                               |
|--------------------------|------------------------------------------------------------------------|
| Laser Safety             | IEC 60825-1:2014 (Third Edition)                                       |
| Environmental protection | 2011/65/EU                                                             |
| CE EMC                   | EN55032: 2015<br>EN55035: 2017<br>EN61000-3-2:2014<br>EN61000-3-3:2013 |
| FCC                      | FCC Part 15, Subpart B; ANSI C63.4-2014                                |

#### **References**

- 1 . SFP28 MSA
- 2. Ethernet IEEE802.3cc
- 3. Directive 2011/65/EU of the European Parliament and of the Council, "on the restriction of the use of certain hazardous substances in electrical and electronic equipment," July 1, 2011.



Use of controls or adjustment or performance of procedures other than those specified herein may result in hazardous radiation exposure.

#### Ordering information

| Part Number  | Product Description                                                       |
|--------------|---------------------------------------------------------------------------|
| FST-25G-LR-I | Industrial 25G CPRI/eCPRI SFP28 LR 1310nm 10km Optical Transceiver Module |

#### **Important Notice**

Performance figures, data and any illustrative material provided in this data sheet are typical and must be specifically confirmed in writing by FiberStamp before they become applicable to any particular order or contract. In accordance with the FiberStamp policy of continuous improvement specifications may change without notice.

The publication of information in this data sheet does not imply freedom from patent or other protective rights of FiberStamp or others. Further details are available from any FiberStamp sales representative.

